

# MKE304T

## Datasheet

Version: V1.2

## Revision History

| Version | Date      | Major Changes                                                                                                                                                                                                                 |
|---------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V1.0    | 2023-4-24 | First release                                                                                                                                                                                                                 |
| V1.1    | 2023-5-17 | 1.Revised Rogowski coil sensor register description<br>2.Added description of error wiring registers                                                                                                                          |
| V1.2    | 2023-6-20 | 1.Modify the HSDC section description<br>2.Added a description of SAR registers to the ECT section<br>3.The EMUIF register attribute is revised to R/W<br>4.Revised description of relationships when HFCONST cascade is used |

## Content

|                                                             |    |
|-------------------------------------------------------------|----|
| 1 General Description .....                                 | 4  |
| 1.1 Features .....                                          | 4  |
| 1.2 Functional Block Diagram .....                          | 7  |
| 2 Features comparison .....                                 | 8  |
| 3 Pin configuration .....                                   | 9  |
| 3.3 MKE304T Pin Configuration .....                         | 12 |
| 4 Typical Application Circuit .....                         | 13 |
| 4.3 MKE304T applied to a three-phase four-wire meter .....  | 13 |
| 4.4 MKE304T applied to a three-phase three-wire meter ..... | 14 |
| 5 Electrical characteristics .....                          | 15 |
| 6 Packaging .....                                           | 18 |
| 6.1 LQFP44 outline demensions .....                         | 18 |

## 1 General Description

The MKE304T is a multi-functional, high accurate, high-reliability, low-power energy metering device, which can be widely used in smart meters, energy consumption analysis, power monitoring, power safety and other fields of instrument design.

The MKE304T Support current transformers, shunt and Rogowski coil sensor, typical applications include: Power Grid Smart Meter (current transformer, shunt), Power Grid IoT meter (current transformer, shunt), Power Grid Guide Rail meter (Rogowski coil sensor).

This manual mainly introduces the system functions, register definitions, calibration methods and communication interfaces of polyphase energy metering device. Pin configuration and other model information, please refer to the **Polyphase Energy Metering IC Data Sheet**.

### 1.1 Features

- ◆ Metrology
  - ✓ Total/fundamental active energy, dynamic range: 10000:1, error <0.1%, accuracy: 0.5S and 0.2S. Support bidirectional metering, accumulation modes: algebraic sum, absolute sum, positive or negative direction, accumulation source: instantaneous power or half-cycle power. Support active energy standards: IEC62053-22:2020, GB/T 17215.321-2021 and OLML R 46-1/2:2012.
  - ✓ Total/fundamental reactive energy, dynamic range: 10000:1, error <0.1%. Support bidirectional metering, accumulation modes: algebraic sum, absolute sum, positive or negative direction, and accumulation source: instantaneous power or half-cycle power. Support reactive energy standards: IEC62053-23:2020, GB/T 17215.323-2008 and OLML R 46-1/2:2012.
  - ✓ Total/fundamental apparent energy, accumulation source: instantaneous power or half-cycle power.
  - ✓ Active and reactive power directions, support four-quadrant judgment
  - ✓ No-load/Start-up mode under power or current is selectable, and the threshold is adjustable
  - ✓ Adjustable Electricity Meter Constant
  - ✓ Fast pulse counting of active, reactive, and apparent power
  - ✓ 5 configurable CF pulse outputs (total/fundamental active/reactive/apparent is selectable)
  - ✓ Per-phase metrology with 3 configurable per-phase CF pulse outputs (total/fundamental active/reactive/apparent is selectable)
  - ✓ 12 custom power registers and 3 custom CF pulse outputs, independent pulse constants, support harmonic energy meters, and support the standard: GB/T 17215.302-2013
  - ✓ Include RMS, PQS two kinds of apparent power/energy metrology, support IEEE1459-2010, GB/T 18216\_12-2010 and the latest standards
- ◆ Measurement
  - ✓ Total/fundamental active/reactive/apparent power, support IEEE1459-2010, GB/T 18216\_12-2010 and the latest standards
  - ✓ Per-phase total active and reactive power with half-cycle update, update mode: zero-crossing mode or half-cycle mode, support the IEC61000-4-30:2008 standard
  - ✓ Per-phase fundamental active and reactive power with half-cycle update, update mode: zero-crossing mode or half-cycle mode, support the IEC61000-4-30:2008 standard
  - ✓ Polyphase voltage/current RMS of total/fundamental/harmonics
  - ✓ 8kSPS fundamental instantaneous RMS
  - ✓ Two kinds of half-cycle RMS: metering channel and simultaneous sampling channel

- ✓ The RMS output of three-phase voltage vector sum and current vector sum, and the participation mode of A\B\C phases in voltage vector and calculation can be configured
- ✓ Total/fundamental power factor
- ✓ Voltage line frequency, accuracy < 0.02%, update period:1-cycle or 32-cycle
- ✓ Phase angle of voltage and current of each phase, accuracy < 0.02°, update period: 1-cycle or 32-cycle
- ✓ Seven zero-crossing detection, and threshold can be configured
- ✓ Voltage phase sequence error detection
- ✓ No-voltage indication, and the no-voltage threshold can be configured
- ✓ Voltage sag detection
- ✓ Overvoltage and overcurrent detection
- ✓ Support Rogowski coils sensor
- ◆ Power quality
  - ✓ Support power quality analysis, waveform data required for non-intrusive load identification, multi-channel combinations of different points.
  - ✓ Support S-class power quality analysis, implementation standard: IEC61000-4-30:2008. Including harmonics, interharmonics, unbalance, voltage fluctuations, flicker, surging, dipping, etc;
  - ✓ Two sets of half-cycle RMS measurements for calculations such as swells and sags
  - ✓ Fault waveform recording
  - ✓ Implement flicker calculation according to IEC standards. Support instantaneous flicker calculation result output
- ◆ Waveform output
  - ✓ Variety of instantaneous/synchronous, total/fundamental, voltage/current/power waveform data
  - ✓ Up to 512 points/cycle fixed sampling/synchronous sampling rate data. Automatic compensation of harmonic gain in the entire band. DC offset/phase/gain calibration of waveform data
  - ✓ 896 address units (3 bytes per unit) for ADC data buffer, supporting multi-channel combinations of different points
  - ✓ Up to 64 consecutive address units (3 bytes per unit) SPI burst read waveform buffer
- ◆ Automatic error temperature offset (ECT)
  - ✓ SAR&TPS temperature measurement, measurement requirement:  $\pm 2^{\circ}\text{C}$
  - ✓ Hardware automatic temperature offset/semi-automatic temperature offset/software automatic temperature offset, etc. High/low temperature segment linear gain offset
- ◆ Electricity anti-tamper
  - ✓ Support neutral current measurement, Maximum PGA gain of neutral current ADC:16 times, which is convenient for shunt sampling
  - ✓ Low-power mode NVM2 for current comparison prediction, four selectable thresholds, consumption <150 $\mu\text{A}$
  - ✓ Low-power mode NVM1 for low-power RMS current measurement, consumption < 2.5mA
  - ✓ No-voltage active reporting, typical applications consumption only 7 $\mu\text{A}$  on average
- ◆ Software calibration
  - ✓ Seven ADC channel gain calibration
  - ✓ Seven ADC channel phase calibration, where A/B/C phase current channel support segment phase calibration
  - ✓ Power gain calibration
  - ✓ Active/reactive segment phase calibration

- ✓ Active/reactive/RMS Offset calibration
- ✓ AUTODC DCOffset calibration
- ✓ Check sum register, which can check calibration dates automatically
- ✓ Pulse acceleration for small signal calibration
- ◆ Support the new test requirements in OLML R 46 for spike waves, flat top waves, etc
- ◆ Support the requirements of dynamic load metering and rapid change of load current
- ◆ Suitable for 3-phase 3-wire, 3-phase 4-wire system. Support 3-phase 3-wire and 3-phase 4-wire adaptation
- ◆ Supply monitoring
- ◆ Internal 1.25V ADC reference voltage, temperature coefficient:  $\pm 5\text{ppm}/^\circ\text{C}$  typically. External reference can also be applied
- ◆ High-speed SPI interface, maximum transmission rate: 3.5Mbps. Support burst read waveform buffer or registers
- ◆ High-speed waveform data text HSDC interface, maximum transmission rate: 4.096Mbps, and CRC verification is supported
- ◆ Two interrupt output pins
- ◆ Crystal oscillator: 8.192MHz, the chip **integrates a  $10\text{M}\Omega$  bias resistor**
- ◆ Operating voltage range:  $3.3\text{V}\pm 10\%$
- ◆ Operating temperature range:  $-40^\circ\text{C}\sim+85^\circ\text{C}$
- ◆ Support LQFP44 green package
- ◆ Support the test requirements of amendment (EU) 2015/863 of the Annex to the EU RoHS Directive 2011/65EU

## 1.2 Functional Block Diagram



Figure 1-1 Functional Block Diagram

## 2 Features comparison

polyphase metering device has planned different product models for different application needs. The specific instruction are as follows:

MKE304T (LQFP44) has dual SPI ports, with waveform data real-time output function, which can be used in three-phase metering fields with high-end needs such as harmonic measurement, power quality, topology identification, and non-intrusive load identification;

Specific product models and their sources refer to "Table 2-1 Model source Comparison"

Table 2-1: Model source comparison

| Source           | Model |    |         |    |    |
|------------------|-------|----|---------|----|----|
|                  | -     | -  | MKE304T | -  | -  |
| Total pin number | 44    | 44 | 44      | 32 | 48 |
| CF number        | 5     | 5  | 5       | 3  | 5  |
| INT2             | ✗     | ✓  | ✓       | ✗  | ✓  |
| ADCIN mode       | ✗     | ✓  | ✗       | ✗  | ✗  |
| EMM mode         | ✓     | ✗  | ✓       | ✓  | ✓  |
| NVM1 mode        | ✓     | ✗  | ✓       | ✗  | ✓  |
| NVM2 mode        | ✓     | ✗  | ✓       | ✗  | ✓  |
| SLEEP mode       | ✓     | ✗  | ✓       | ✓  | ✓  |
| PM pin           | ✓     | ✓  | ✗       | ✗  | ✗  |
| ADIN_MOD pin     | ✗     | ✓  | ✗       | ✗  | ✗  |
| ADIN_CKO         | ✗     | ✓  | ✗       | ✗  | ✗  |
| HSCLK            | ✗     | ✗  | ✓       | ✗  | ✓  |
| HSDAO            | ✗     | ✗  | ✓       | ✗  | ✓  |
| HSCSN            | ✗     | ✗  | ✓       | ✗  | ✓  |
| AINIP            | ✗     | ✗  | ✗       | ✗  | ✓  |
| AININ            | ✗     | ✗  | ✗       | ✗  | ✓  |

Note: ✗ in the table indicates that there is no corresponding function, and ✓ indicates that there is a corresponding function

### 3 Pin configuration

The MKE304T is LQFP44 green packages; Different types of packaged products, the pin definition is slightly different, mainly reflected in whether there is a waveform data output pin HSCLK/HSDAO/HSCSN, ADCIN MODE SELECTION PIN, PM MODE SELECTION PIN and SARADC analog sampling input pin; The source of the difference in chip functionality is also the difference in pin support. For specific pin differences, please refer to "Table 3-1 Model Pin Comparison".

Table 3-1 Model Pin Comparison

| Pin number | Name  | Feature      | Descreption                                                                                                                                                                                                     |
|------------|-------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | HSCSN | Output       | The MKE304T are HSCSN pins for ADC waveform buffering dedicated HSDC interface chip select signal pins, low active.                                                                                             |
| 2          | NC    | Floating     | NC pin, floating                                                                                                                                                                                                |
| 3          | REFV  | Input/Output | This pin is either an internal reference output or an external REF input pin. An external 1 $\mu$ F capacitor needs to be connected in parallel to the analog ground for decoupling.                            |
| 4          | IAP   | Input        | MKE304T is IAP pin, the positive analog input pin of current sampling channel A.                                                                                                                                |
| 5          | IAN   | Input        | MKE304T is the negative analog input pin of channel A sampling current. IAP and IAN adopt a fully differential input mode, and the maximum differential input amplitude is 830mVp peak during normal operation. |
| 6          | AGND  | Supply       | Analog ground                                                                                                                                                                                                   |
| 7          | IBP   | Input        | MKE304T is IBP pin, the positive analog input pin of channel B sampling current.                                                                                                                                |
| 8          | IBN   | Input        | MKE304T is the negative channel B sampling current input. IBP and IBN adopt a fully differential input method, and the maximum differential input amplitude is 830mVp peak in normal operation.                 |
| 9          | AVCC  | Supply       | Analog power supply. Operating range: 3.3V $\pm$ 10%, 5V $\pm$ 10%. This pin should be decoupled to analog ground using a 4.7 $\mu$ F capacitor in parallel with a 0.1 $\mu$ F capacitor.                       |
| 10         | ICP   | Input        | MKE304T is ICP pin, the active channel B sampling current input                                                                                                                                                 |
| 11         | ICN   | Input        | MKE304T is the negative channel C sampling current input. ICP and ICN adopt a fully differential input method, and the maximum differential input amplitude is 830mVp peak in normal operation.                 |
|            |       | Input        | Positive analog input of channel A sampling voltage                                                                                                                                                             |
| 13         | VAN   | Input        | Negative analog input pin of channel A sampling voltage. VAP and VAN adopt a fully differential input mode, and the maximum differential input amplitude is 830mVp peak in normal operation.                    |
|            |       | Input        | Positive and negative analog input pins of channel B sampling voltage. With a fully differential input method, the normal maximum differential input amplitude is 830mVp peak.                                  |

|    |       |        |                                                                                                                                                                                                                                                                                |
|----|-------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 | VBN   | Input  | Positive and negative analog input pins of channel B sampling voltage. With a fully differential input method, the normal maximum differential input amplitude is <b>830mVp</b> peak.                                                                                          |
|    |       | Input  | Positive and negative analog input pins of channel C sampling voltage. With a fully differential input method, the normal maximum differential input amplitude is <b>830mVp</b> peak.                                                                                          |
| 17 | VCN   | Input  | Positive and negative analog input pins of channel C sampling voltage. With a fully differential input method, the normal maximum differential input amplitude is <b>830mVp</b> peak.                                                                                          |
|    |       | Input  | Positive and negative analog input pins of neutral line sampling current. With a fully differential input method, the normal maximum differential input amplitude is <b>830mVp</b> peak.                                                                                       |
| 19 | INN   | Input  | Positive and negative analog input pins of neutral line sampling current. With a fully differential input method, the normal maximum differential input amplitude is <b>830mVp</b> peak.                                                                                       |
| 20 | RA    |        | Reserved, analog grounding                                                                                                                                                                                                                                                     |
| 21 | NC    |        | NC pin, analog grounding                                                                                                                                                                                                                                                       |
| 22 | CF5   | Output | The energy check pulse output can be flexibly configured as a fundamental/total, active/reactive/apparent all-phase pulse or high-frequency all-phase pulse output via the CFCFG register.                                                                                     |
| 23 | CF4   |        |                                                                                                                                                                                                                                                                                |
| 24 | CF3   |        |                                                                                                                                                                                                                                                                                |
| 25 | CF2   |        |                                                                                                                                                                                                                                                                                |
| 26 | CF1   |        |                                                                                                                                                                                                                                                                                |
| 27 | RSTN  | Input  | Reset pin, active low. Internal floating, need to connect external supply or external 1 KΩ Pull-up Resistor                                                                                                                                                                    |
| 28 | DVCC  | Supply | Digital supply. Operating range: 3.3V±10%/5V±10%. This pin should be decoupled using a <b>4.7μF</b> capacitor in parallel with a 0.1μF capacitor to digital ground.                                                                                                            |
| 29 | DGND  |        | Digital ground                                                                                                                                                                                                                                                                 |
| 30 | INTN2 | Output | It is interrupt output in MKE304T, active low, and high level default. When an interrupt event allowed by the interrupt enable register occurs, the pin level flips. When the CPU clears the corresponding interrupt flag bit through the SPI interface, the pin returns high. |
| 31 | INTN1 | Output | Interrupt output pin, active low. The default high level flips the pin level when an interrupt event allowed by the interrupt enable register occurs. When the CPU clears the corresponding interrupt flag bit through the SPI interface, the pin returns high.                |
| 32 | SDO   | Output | SPI serial data output, SCLK rising edge chip sends data; When SCSN is high, the output is high impedance.                                                                                                                                                                     |
| 33 | SCLK  | Input  | SPI serial clock input. A serial clock configured for a synchronous serial interface, generated by the MCU. The host writes data at the SCLK high level, and the chip takes data on the SCLK falling edge.                                                                     |
| 34 | SCSN  | Input  | SPI select signal, low active.                                                                                                                                                                                                                                                 |

|    |       |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----|-------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 35 | SDI   | Input  | SPI serial data input, serial interface data input; The SCLK falling edge is valid data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 36 | XO    | Output | The output of the clock crystal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 37 | XI    | Input  | The input of the clock crystal, or the external system clock input. The typical frequency of the clock crystal is 8.192MHz; Load capacitance is typically 15pF. In order to ensure a starting margin of more than 10 times, it is recommended to choose a crystal oscillator with an ESR value of less than 100 ohms. <b>The crystal oscillator 10MΩ bias resistor is integrated, it is recommended that there is no need to span the 10MΩ resistor externally, and if the 10MΩ resistor is crossed, the starting margin can also meet the application requirements greater than 5 times.</b> |
| 38 | VO    | Output | Built-in regulator module output. This pin should be decoupled using a 4.7μF capacitor in parallel with a 0.1μF capacitor to digital ground. Note that this pin cannot be connected to external loads.                                                                                                                                                                                                                                                                                                                                                                                        |
| 39 | DGND  | Supply | Digital ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 40 | DVCC  | Supply | Digital supply. Operating range: 3.3V±10%/5V±10%. This pin should be decoupled using a <b>4.7μF</b> capacitor in parallel with a 0.1μF capacitor to digital ground.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 41 | RB    |        | Reserved. MKE304T need digital grounding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 42 | HSCLK | Output | <b>It is HSCLK pin in MKE304T which is the ADC waveform buffer dedicated HSDC interface serial clock output pin</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|    | RC    |        | It is reserved pin in MKE304T, digital grounding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|    | HSDAO | Output | <b>It is HSDAO pin in MKE304T which is the ADC waveform buffer dedicated HSDC interface serial clock output pin , and active when building data at HSCLK rising edge</b>                                                                                                                                                                                                                                                                                                                                                                                                                      |

### 3.3 MKE304T Pin Configuration



Figure 3-3 Pin configuration of MKE304T version

## 4 Typical Application Circuit

### 4.3 MKE304T applied to a three-phase four-wire meter



Figure 4-3 Diagram of a typical application circuit when MKE304T is applied to a three-phase four-wire meter

#### 4.4 MKE304T applied to a three-phase three-wire meter



Figure 4-4 Diagram of a typical application circuit when MKE304T is applied to a three-phase three-wire meter

## 5 Electrical characteristics

| Parameter                                                                                             | Name              | Min    | Typ    | Max    | Unit   | Test Conditions/Comments                                   |
|-------------------------------------------------------------------------------------------------------|-------------------|--------|--------|--------|--------|------------------------------------------------------------|
| <b>Accuracy</b><br><b>(DV<sub>CC</sub>=AV<sub>CC</sub>=3.3V±10%, room temperature)</b>                |                   |        |        |        |        |                                                            |
| Active energy accuracy                                                                                | Err               | -0.1%  |        | +0.1%  |        | Dynamic range: 10000:1                                     |
| Reactive energy accuracy                                                                              | Err               | -0.1%  |        | +0.1%  |        | Dynamic range: 10000:1                                     |
| Apparent energy accuracy                                                                              | Err               | -0.1%  |        | +0.1%  |        | Dynamic range: 10000:1                                     |
| Energy measurement bandwidth                                                                          | BW                |        | 4      |        | kHz    | fosc=8.192MHz                                              |
| RMS accuracy                                                                                          | RErr              | -0.2%  |        | +0.2%  |        | Dynamic range: 1000:1                                      |
| NVM1 RMS accuracy                                                                                     | NRErr             | -0.5%  |        | +0.5%  |        | Dynamic range: 400:1                                       |
| RMS measurement bandwidth                                                                             | BW                |        | 4      |        | kHz    | fosc=8.192MHz                                              |
| Phase angle accuracy                                                                                  | YErr              | -0.02  |        | +0.02  | °      | Current channel 50mV input, Phase angle 60°/120°/240°/300° |
| Frequency measurement resolution ratio                                                                |                   |        | 0.0001 |        | Hz     | 40Hz~70Hz                                                  |
| Frequency accuracy                                                                                    | FErr              | -0.02% |        | +0.02% |        | 40Hz~70Hz                                                  |
| <b>Calibration range</b>                                                                              |                   |        |        |        |        |                                                            |
| Channel gain calibration factor                                                                       | GS                | 0      |        | 2      |        |                                                            |
| Channel phase calibration                                                                             | PHS               | -4.5   |        | 4.5    | °      | fosc=8.192MHz                                              |
| <b>Analog input</b>                                                                                   |                   |        |        |        |        |                                                            |
| Max Differential input signal level                                                                   | V <sub>xpn</sub>  |        |        | 830    | mVp    | Peak, PGA=1                                                |
| -3dB bandwidth                                                                                        | B <sub>-3dB</sub> |        | 4      |        | kHz    | fosc=8.192MHz                                              |
| SNR                                                                                                   |                   |        | 88     |        | dB     |                                                            |
| THD                                                                                                   |                   |        | -80    |        | dB     |                                                            |
| CrossTalk                                                                                             |                   |        | -110   |        | dB     | U <sub>A/B/C</sub> =830mVpp                                |
| Offset voltage                                                                                        |                   |        |        | 500    | μV     |                                                            |
| Input impedance                                                                                       |                   |        | 270    |        | kΩ     | When PGA=1                                                 |
| <b>Reference</b><br><b>(DV<sub>CC</sub>=AV<sub>CC</sub>=3.3V±10%, temperature range: -40°C~+85°C)</b> |                   |        |        |        |        |                                                            |
| Output voltage                                                                                        | V <sub>ref</sub>  |        | 1.25   |        | V      | 1.25±1%                                                    |
| Temperature factor                                                                                    | T <sub>c</sub>    |        | 5      | 15     | ppm/°C |                                                            |
| <b>Clock input</b>                                                                                    |                   |        |        |        |        |                                                            |

|                                                                               |                       |        |        |         |          |                                                 |
|-------------------------------------------------------------------------------|-----------------------|--------|--------|---------|----------|-------------------------------------------------|
| Input clock frequency range                                                   | fxi                   |        | 8.192  |         | MHz      |                                                 |
| XI input capacitor                                                            | Cxi                   |        | 15     |         | pf       |                                                 |
| XO input capacitor                                                            | Cxo                   |        | 15     |         | pf       |                                                 |
| Crystal oscillator ESR                                                        | ESR                   |        | 100    |         | $\Omega$ | 10 times the starting vibration margin          |
| <b>Digital interface</b>                                                      |                       |        |        |         |          |                                                 |
| SPI interface rate                                                            |                       |        | 3.5M   | bps     |          |                                                 |
| HSDC interface rate                                                           |                       |        | 4.096M | bps     |          |                                                 |
| SCLK/SCSN/SDI logic low level input                                           | Vil                   |        | 0.3Vcc | V       |          |                                                 |
| SCLK/SCSN/SDI logic high level input                                          | Vih                   | 0.7Vcc |        | V       |          |                                                 |
| CF1-CF5/INTN logic high level output                                          | Voh                   | 0.9Vcc |        | V       |          | I <sub>source</sub> =4.5mA(3.3V)                |
| CF1-CF5/INTN logic low level output                                           | Vol                   |        | 0.1Vcc | V       |          | I <sub>sink</sub> =7.4mA(3.3V)                  |
| <b>Power Supply</b>                                                           |                       |        |        |         |          |                                                 |
| Analog                                                                        | AVCC                  | 3.0    | 3.3    | 3.6     | V        |                                                 |
| Digital                                                                       | DVCC                  | 3.0    | 3.3    | 3.6     | V        |                                                 |
| <b>Reset</b>                                                                  |                       |        |        |         |          |                                                 |
| POR                                                                           | Vil                   |        | 2.45   | V       |          |                                                 |
|                                                                               | Vih                   | 2.55   |        | V       |          |                                                 |
|                                                                               | Time                  | 20     |        | ms      |          |                                                 |
| BOR                                                                           | Vil                   |        | 2.7    | V       |          |                                                 |
|                                                                               | Vih                   | 2.8    |        | V       |          |                                                 |
|                                                                               | Time                  | 780    |        | $\mu$ s |          |                                                 |
| VDET                                                                          | Vil                   |        | 1.25   | V       |          |                                                 |
|                                                                               | Vih                   | 1.35   |        | V       |          |                                                 |
| SLM→NVM1                                                                      |                       | 1.5    |        | ms      |          |                                                 |
| SLM→EMM                                                                       | Wake-up<br>reset time | 1.5    |        | ms      |          |                                                 |
| NVM2→NVM1                                                                     |                       | 1.5    |        | ms      |          |                                                 |
| NVM2→EMM                                                                      |                       | 1.5    |        | ms      |          |                                                 |
| <b>Consumption(DV<sub>CC</sub>=AV<sub>CC</sub>=3.3V±5%, room temperature)</b> |                       |        |        |         |          |                                                 |
| EMM current                                                                   | Idd1                  | 4.0    | 4.4    | 4.7     | mA       | fosc=8.192MHz<br>Idd1=AId1+DId1, the same below |
| ADCIN current                                                                 | Idd1                  | 3.8    | 4.1    | 4.4     | mA       | fosc=8.192MHz<br>Idd1=AId1+DId1, the same below |
| NVM1 current                                                                  | Idd2                  |        | 2.3    |         | mA       | OSCI=8.192MHz                                   |
| NVM2 current                                                                  | Idd3                  |        | 150    |         | $\mu$ A  |                                                 |
| SLM current                                                                   | Idd4                  |        | 1.4    |         | $\mu$ A  |                                                 |

|                                                  |                   |      |         |           |    |                                                                  |
|--------------------------------------------------|-------------------|------|---------|-----------|----|------------------------------------------------------------------|
| No-voltage measurement typical operating current | Idd5              |      | 7       |           | µA | 60 seconds automatic wake-up measurement of three RMS currents   |
| <b>Limit parameters</b>                          |                   |      |         |           |    |                                                                  |
| Digital supply                                   | DVCC              | -0.3 | --      | +6        | V  |                                                                  |
| Analog supply                                    | AVCC              | -0.3 | --      | +6        | V  |                                                                  |
| DV <sub>cc</sub> to DGND                         |                   | -0.3 | --      | +3.7      | V  |                                                                  |
| VO to DGND                                       |                   | -0.3 |         | +3        | V  |                                                                  |
| DVCC to AVCC                                     |                   | -0.3 |         | +0.3      | V  |                                                                  |
| Analog differential input                        |                   | -2   |         | +2        | V  |                                                                  |
| REFV input                                       |                   | -0.3 |         | AVCC +0.3 | V  |                                                                  |
| Digital input voltage relative to GND            | V <sub>IND</sub>  | -0.3 | --      | DVCC +0.3 | V  |                                                                  |
| Digital output voltage relative to GND           | V <sub>outD</sub> | -0.3 | --      | DVCC +0.3 | V  |                                                                  |
| Operating temperature range                      | T <sub>A</sub>    | -40  | --      | 85        | °C |                                                                  |
| Junction temperature                             | T <sub>J</sub>    |      | --      | 175       | °C |                                                                  |
| Storage Temperature Range                        | T <sub>stg</sub>  | -65  | --      | 150       | °C |                                                                  |
| <b>Reliability</b>                               |                   |      |         |           |    |                                                                  |
| Electrostatic Discharge (ESD)                    | HBM               |      | ±8000   |           | V  | Perform on all pins according to standard JEDEC EIA/JESD22-A114  |
|                                                  | MM                |      | ±2000   |           | V  | Perform on all pins according to standard JEDEC EIA/JESD22-A115C |
| Moisture sensitivity                             | MSD               |      | 3 level |           | /  | Evaluate according to standard IPC/JEDEC J-STD-020D.1            |

## 6 Packaging

### 6.1 LQFP44 outline demensions



| SYMBOL                          | MILLIMETER |       |         |
|---------------------------------|------------|-------|---------|
|                                 | MIN        | NOM   | MAX     |
| A                               | —          | —     | 1.60    |
| A1                              | 0.05       | —     | 0.20    |
| A2                              | 1.35       | 1.40  | 1.45    |
| A3                              | 0.59       | 0.64  | 0.69    |
| b                               | 0.29       | —     | 0.37    |
| b1                              | 0.28       | 0.30  | 0.33    |
| c                               | 0.13       | —     | 0.18    |
| c1                              | 0.12       | 0.127 | 0.14    |
| D                               | 11.80      | 12.00 | 12.20   |
| D1                              | 9.90       | 10.00 | 10.10   |
| E                               | 11.80      | 12.00 | 12.20   |
| E1                              | 9.90       | 10.00 | 10.10   |
| e                               | 0.80BSC    |       |         |
| e <sub>B</sub>                  | 11.25      | —     | 11.45   |
| L                               | 0.45       | —     | 0.75    |
| L1                              | 1.00BSC    |       |         |
| θ                               | 0          | —     | 7°      |
| L/F Lead Frame Carrier<br>(mil) | 122*122    |       | 160*110 |
|                                 | 180*180    |       | 205*205 |